• Part: IDT8P34S1212I
  • Manufacturer: IDT
  • Size: 534.77 KB
Download IDT8P34S1212I Datasheet PDF
IDT8P34S1212I page 2
Page 2
IDT8P34S1212I page 3
Page 3

IDT8P34S1212I Description

The IDT8P34S1212I is a high-performance differential LVDS fanout buffer. The device is designed for the fanout of high-frequency, very low additive phase-noise clock and data signals. The IDT8P34S1212I is characterized to operate from a 1.8V power supply.

IDT8P34S1212I Key Features

  • 12 low skew, low additive jitter LVDS output pairs
  • Two selectable, differential clock input pairs
  • Differential CLK0, CLK1 pairs can accept the following differential
  • Maximum input clock frequency: 1.2GHz (maximum)
  • LVCMOS/LVTTL interface levels for the control input select pin
  • Output skew: 10ps (typical)
  • Propagation delay: 340ps (typical)
  • Low additive phase jitter, RMS; fREF = 156.25MHz, VPP = 1V
  • Maximum device current consumption (IDD): 227mA (maximum)
  • Full 1.8V supply voltage