Download 8S003F3P6 Datasheet PDF
8S003F3P6 page 2
Page 2
8S003F3P6 page 3
Page 3

8S003F3P6 Description

12 4.1 Central processing unit STM8 . 12 4.2 Single wire interface module (SWIM) and debug module (DM) . 13 4.3 Interrupt controller.

8S003F3P6 Key Features

  • 16 MHz advanced STM8 core with Harvard architecture and 3-stage pipeline
  • Extended instruction set
  • Program memory: 8 Kbyte Flash memory; data retention 20 years at 55 °C after 100 cycles
  • RAM: 1 Kbyte
  • Data memory: 128 bytes true data EEPROM
  • 2.95 V to 5.5 V operating voltage
  • Flexible clock control, 4 master clock sources
  • Low-power crystal resonator oscillator
  • External clock input
  • Internal, user-trimmable 16 MHz RC