Download SPC564A80B4 Datasheet PDF
SPC564A80B4 page 2
Page 2
SPC564A80B4 page 3
Page 3

SPC564A80B4 Description

. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 1.3 Device parison . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 1.4.

SPC564A80B4 Key Features

  • 150 MHz e200z4 Power Architecture® core
  • Variable length instruction encoding (VLE)
  • Superscalar architecture with 2 execution units
  • Up to 2 integer or floating point instructions per cycle
  • Up to 4 multiply and accumulate operations per cycle
  • Memory organization
  • 4 MB on-chip flash memory with ECC and Read While Write (RWW)
  • 192 KB on-chip RAM with standby functionality (32 KB) and ECC
  • 8 KB instruction cache (with line locking), configurable as 2- or 4-way
  • 14 + 3 KB eTPU code and data RAM