Datasheet Summary
74AHC04; 74AHCT04
Hex inverter
Rev. 7
- 10 September 2020
Product data sheet
1. General description
The 74AHC04; 74AHCT04 is a high-speed Si-gate CMOS device and is pin patible with Lowpower Schottky TTL (LSTTL). It is specified in pliance with JEDEC standard No. 7-A. The 74AHC04; 74AHCT04 provides six inverting buffers.
2. Features and benefits
- Balanced propagation delays
- Inputs accept voltages higher than VCC
- Input levels:
- For 74AHC04: CMOS level
- For 74AHCT04: TTL level
- ESD protection:
- HBM JESD22-A114F exceeds 2000 V
- MM JESD22-A115-A exceeds 200 V
- CDM JESD22-C101C exceeds 1000 V
- Multiple package options
- Specified from -40 °C to +85 °C and from -40 °C to...