Datasheet4U Logo Datasheet4U.com

IS61DDPB41M18A - 18Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM

📥 Download Datasheet

Preview of IS61DDPB41M18A PDF
datasheet Preview Page 2 datasheet Preview Page 3

IS61DDPB41M18A Product details

Description

512Kx36 and 1Mx18 configuration available. On-chip Delay-Locked Loop (DLL) for wide data valid window. Common I/O read and write ports. Synchronous pipeline read with self-timed late write operation. Double Data Rate (DDR) interface for read and write input ports. 2.5 cycle read latency. Fixed 4-bit burst for read and write operations. Clock stop support. Two input clocks (K and K#) for address and control registering at rising edges only.

📁 IS61DDPB41M18A Similar Datasheet

Other Datasheets by Integrated Silicon Solution
Published: |