Datasheet4U Logo Datasheet4U.com

DSP32C-R35 Datasheet - Lucent Technologies

DSP32C-R35 Digital Signal Processor

Contents of the PDR register may fail to be transferred to memory during a DMA write operation when the falling edge of PEN or PWN aligns near the trailing edge of the output clock (CKO). If an external device overwrites the PDR, the DMA transaction is not completed. The status of the parallel data .
Data Sheet Addendum November 1996 DSP32C Digital Signal Processor Products Affected This advisory is effective for issue 5 of the DSP32C. Issue 5 devices are identified by a device code of the form DSP32C-X35 (where X is replaced by R or F). The design consideration involves external writes to and reads from the parallel data register (PDR) with a system clock greater than 66 MHz. Problem Resolution PEN, PWN, and PGN may be synchronized with the DSP clock to eliminate this potential alignment p.

DSP32C-R35 Datasheet (0.98 MB)

Preview of DSP32C-R35 PDF

Datasheet Details

Part number:

DSP32C-R35

Manufacturer:

Lucent Technologies

File Size:

0.98 MB

Description:

Digital signal processor.

📁 Related Datasheet

DSP32C-F35 Digital Signal Processor (Lucent Technologies)

DSP32C-M4 Digital Signal Processor (Lucent Technologies)

DSP32C Digital Signal Processor (Lucent Technologies)

DSP32C PC/AT USER GUIDE (Symmetric)

DSP32 Dual Tone Multifrequency Receiver Digital Signal Processor (AT&T)

DSP-141N DSP (Mitsubishi Electric Semiconductor)

DSP-201M DIA SURGE SUPPRESSOR (Mitsubishi Electric Semiconductor)

DSP-201M DSP (Mitsubishi Electric Semiconductor)

DSP-301N DSP (Mitsubishi Electric Semiconductor)

DSP-501N DSP (Mitsubishi Electric Semiconductor)

TAGS

DSP32C-R35 Digital Signal Processor Lucent Technologies

Image Gallery

DSP32C-R35 Datasheet Preview Page 2 DSP32C-R35 Datasheet Preview Page 3

DSP32C-R35 Distributor