Datasheet4U Logo Datasheet4U.com

54AC11109 Datasheet - Texas Instruments

54AC11109 Dual J-K Positive-edge-Triggered Flip-Flops

These devices contain two independent J-K positive-edge-triggered flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs regardless of the levels of the other inputs. When preset and clear are inactive (high), data at the J and K inputs meeting the setup time r.
ăą 54AC11109, 74AC11109 DUAL JĆK POSITIVEĆEDGEĆTRIGGERED FLIPĆFLOPS WITH CLEAR AND PRESET SCAS450 MARCH 1987 REVISED APRIL 1993 Flow-Through Architecture Optimizes PCB Layout Center-Pin VCC and GND Configurations Minimize High-Speed Switching Noise EPIC (Enhanced-Performance Implanted CMOS) 1-µm Process 500-mA Typical Latch-Up Immunity at 125°C ESD Protection Exceeds 2000 V, MIL STD-883C Method 3015 Package Options.

54AC11109 Datasheet (89.17 KB)

Preview of 54AC11109 PDF
54AC11109 Datasheet Preview Page 2 54AC11109 Datasheet Preview Page 3

Datasheet Details

Part number:

54AC11109

Manufacturer:

Texas Instruments ↗

File Size:

89.17 KB

Description:

Dual j-k positive-edge-triggered flip-flops.

📁 Related Datasheet

54AC11112 DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS (Texas Instruments)

54AC11175 QUADRUPLE D-TYPE FLIP-FLOPS (Texas Instruments)

54AC11 Triple 3-Input AND Gate (National Semiconductor)

54AC11002 QUADRUPLE 2-INPUT POSITIVE-NOR GATES (Texas Instruments)

54AC11010 TRIPLE 3-INPUT POSITIVE-NAND GATES (Texas Instruments)

54AC11011 TRIPLE 3-INPUT POSITIVE-AND GATES (Texas Instruments)

54AC11021 Dual 4-Input Positive-AND Gates (Texas Instruments)

54AC11027 TRIPLE 3-INPUT POSITIVE-NOR GATES (Texas Instruments)

TAGS

54AC11109 Dual J-K Positive-edge-Triggered Flip-Flops Texas Instruments

54AC11109 Distributor