HMC7044B Description
44 fs typical (12 kHz to 20 MHz) at 2457.6 MHz Noise floor: −156 dBc/Hz at 2457.6 MHz Low phase noise: −141.7 dBc/Hz at 800 kHz, 983.04 MHz output Up to 14 LVDS, LVPECL, or CML type device clocks (DCLKs) from PLL2 Maximum CLKOUTx/CLKOUTx and SCLKOUTx/SCLKOUTx fre- quency up to 3200 MHz JESD204B- and JESD204C-patible system reference (SYS- REF) pulses 25 ps analog, and ½ VCO cycle digital delay independently...
HMC7044B Key Features
- Ultra-low rms jitter: 44 fs typical (12 kHz to 20 MHz) at 2457.6 MHz
- Noise floor: -156 dBc/Hz at 2457.6 MHz
- Low phase noise: -141.7 dBc/Hz at 800 kHz, 983.04 MHz output
- Up to 14 LVDS, LVPECL, or CML type device clocks (DCLKs)
- Maximum CLKOUTx/CLKOUTx and SCLKOUTx/SCLKOUTx fre
- JESD204B- and JESD204C-patible system reference (SYS
- 25 ps analog, and ½ VCO cycle digital delay independently
- SPI-programmable phase noise vs. power consumption
- SYSREF valid interrupt to simplify JESD204B and JESD204C
- Narrow-band, dual core VCOs