Datasheet4U Logo Datasheet4U.com

M14D1G1664A-1.6BG2P - DDR-II SDRAM

This page provides the datasheet information for the M14D1G1664A-1.6BG2P, a member of the M14D1G1664A DDR-II SDRAM family.

Datasheet Summary

Description

Pin Name A0~A12, BA0~BA2 DQ0~DQ15 RAS CAS WE VSS VDD DQS, DQS (LDQS, LDQS UDQS, UDQS) ODT NC Function Address inputs - Row address A0~A12 - Column address A0~A9 A10/AP : Auto Precharge BA0~BA2 : Bank selects (8 Banks) Data-in/Data-out Command input Command input Command input Ground Power Bi-direc

Features

  • JEDEC Standard.
  • VDD = 1.8V ± 0.1V, VDDQ = 1.8V ± 0.1V.
  • Internal pipelined double-data-rate architecture; two data access per clock cycle.
  • Bi-directional differential data strobe (DQS, DQS ); DQS can be disabled for single-ended data strobe operation.
  • On-chip DLL.
  • Differential clock inputs (CLK and CLK ).
  • DLL aligns DQ and DQS transition with CLK transition.
  • 8 bank operation.
  • CAS Latency : 3, 4, 5, 6, 7.
  • Additive Latency: 0, 1, 2, 3, 4, 5, 6.

📥 Download Datasheet

Datasheet preview – M14D1G1664A-1.6BG2P

Datasheet Details

Part number M14D1G1664A-1.6BG2P
Manufacturer ESMT
File Size 1.98 MB
Description DDR-II SDRAM
Datasheet download datasheet M14D1G1664A-1.6BG2P Datasheet
Additional preview pages of the M14D1G1664A-1.6BG2P datasheet.
Other Datasheets by ESMT

Full PDF Text Transcription

Click to expand full text
ESMT DDR II SDRAM M14D1G1664A (2P) 8M x 16 Bit x 8 Banks DDR II SDRAM Features  JEDEC Standard  VDD = 1.8V ± 0.1V, VDDQ = 1.8V ± 0.1V  Internal pipelined double-data-rate architecture; two data access per clock cycle  Bi-directional differential data strobe (DQS, DQS ); DQS can be disabled for single-ended data strobe operation.
Published: |