Datasheet4U Logo Datasheet4U.com

M14D5121632A-1.8BBG2A - DDR-II SDRAM

Download the M14D5121632A-1.8BBG2A datasheet PDF. This datasheet also covers the M14D5121632A-1.5BG2A variant, as both devices belong to the same ddr-ii sdram family and are provided as variant models within a single manufacturer datasheet.

Description

Pin Name A0~A12, BA0,BA1 DQ0~DQ15 RAS CAS WE VSS VDD DQS, DQS (LDQS, LDQS UDQS, UDQS) ODT NC Function Address inputs - Row address A0~A12 - Column address A0~A9 A10/AP : Auto Precharge BA0, BA1 : Bank selects (4 Banks) Data-in/Data-out Command input Command input Command input Ground Power Pin Na

Features

  • JEDEC Standard.
  • VDD = 1.8V ± 0.1V, VDDQ = 1.8V ± 0.1V.
  • Internal pipelined double-data-rate architecture; two data access per clock cycle.
  • Bi-directional differential data strobe (DQS, DQS ); DQS can be disabled for single-ended data strobe operation.
  • On-chip DLL.
  • Differential clock inputs (CLK and CLK ).
  • DLL aligns DQ and DQS transition with CLK transition.
  • Quad bank operation.
  • CAS Latency : 3, 4, 5, 6, 7, 8, 9.
  • Additive Latency: 0, 1, 2, 3, 4,.

📥 Download Datasheet

Note: The manufacturer provides a single datasheet file (M14D5121632A-1.5BG2A-ESMT.pdf) that lists specifications for multiple related part numbers.

Full PDF Text Transcription

Click to expand full text
ESMT M14D5121632A (2A) DDR II SDRAM 8M x 16 Bit x 4 Banks DDR II SDRAM Features  JEDEC Standard  VDD = 1.8V ± 0.1V, VDDQ = 1.8V ± 0.1V  Internal pipelined double-data-rate architecture; two data access per clock cycle  Bi-directional differential data strobe (DQS, DQS ); DQS can be disabled for single-ended data strobe operation.
Published: |