SDA9400 - Scan Rate Converter using Embedded DRAM Technology Units
General Description
5
Key Features
nput data formats - 4:2:2 luminance and chrominance parallel (2 x 8 wires) - ITU-R 656 data format (8 wires) Two different representations of input chrominance data - 2‘s complement code - Positive dual code Flexible input sync controller Flexible compression of the input signal - Digital vertical compression of the input signal (1.0, 1.25, 1.5, 1.75, 2.0, 3.0, 4.0) - Digital horizontal compression of the input signal (1.0, 2.0, 4.0) Noise reduction - Motion adaptive spatial and temporal noise r.
Full PDF Text Transcription for SDA9400 (Reference)
Note: Below is a high-fidelity text extraction (approx. 800 characters) for
SDA9400. For precise diagrams, and layout, please refer to the original PDF.
PRELIMINARY DATA SHEET SDA 9400 SCARABAEUS Scan Rate Converter using Embedded DRAM Technology Units Edition Feb. 28, 2001 6251-551-1PD Document Change Note DS1 Date Secti...
View more extracted text
Edition Feb. 28, 2001 6251-551-1PD Document Change Note DS1 Date Section/ Page Changes compared to previous issue Department 12.01.99 05.05.99 page 86 Changes to the previous issue Version 03, Edition 05/98 are marked with a change bar ESD CDM model added, -1.5 kV, ..., 1,5 kV HL IV CE IV CE 26.04.00 all Preliminary Data Sheet Version 01, Edition 04/00 CNP HN PD update new logo, removal of change bars 1)... DS = Document state, compares to block 4 of document number Micronas 2 Preliminary Data Sheet SDA 9400 1 2 3 4 5 General description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .