HM5259165B-A6 Overview
The HM5259165B is a 512-Mbit SDRAM organized as 8388608-word × 16-bit × 4 bank. The HM5259805B is a 512-Mbit SDRAM organized as 16777216-word × 8-bit × 4 bank. The HM5259405B is a 512-Mbit SDRAM organized as 33554432-word × 4-bit × 4 bank.
HM5259165B-A6 Key Features
- Programmable CAS latency: 2/3
- Byte control by DQM : DQM (HM5259805B/HM5259405B) : DQMU/DQML (HM5259165B)
- Refresh cycles: 8192 refresh cycles/32 ms
- 2 variations of refresh Auto refresh Self refresh