HD74HC137
HD74HC137 is 3-to-8-line Decoder/Demultiplexer manufactured by Hitachi Semiconductor.
Description
The HD74HC137 implements a three-to-eight line decoder with latches on the three address inputs. When GL goes from low to high, the address present at the select inputs (A, B and C) is stored in the latches. As long as GL remains high no address changes will be recognized. Output enable controls, G1 and G2, control the state of the outputs independently of the select or latch-enable inputs. All of the outputs are high unless G1 is high and G2 is low. The HD74HC137 is ideally suited for the implementation of glitchfree decoders in stored-address applications in bus oriented systems.
Features
- -
- -
- High Speed Operation: tpd (A, B, C to Y) = 16.5 ns typ (CL = 50 p F) High Output Current: Fanout of 10 LSTTL Loads Wide Operating Voltage: VCC = 2 V to 6 V Low Input Current: 1 µA max Low Quiescent Supply Current: ICC (static) = 4 µA max (Ta = 25°C)
Function Table
Inputs Enable GL X X L L L L L L L L H G1 X L H H H H H H H H H G2 H X L L L L L L L L L Select C X X L L L L H H H H X B X X L L H H L L H H X A X X L H L H L H L H X Outputs Y0 H H L H H H H H H H Y1 H H H L H H H H H H Y2 H H H H L H H H H H Y3 H H H H H L H H H H Y4 H H H H H H L H H H Y5 H H H H H H H L H H Y6 H H H H H H H H L H Y7 H H H H H H H H H L
Output Corresponding to stored address L; all Others. H
Pin Arrangement
A 1 B 2 C 3 GL 4 G2 5 G1 6 Y7 7 GND 8 B C GL G2 G1 Y7 Y6 A Y0 Y1 Y2 Y3 Y4 Y5
16 VCC 15 Y0 14 Y1 13 Y2 12 Y3 11 Y4 10 Y5 9 Y6
(Top view)
Block Diagram
Y0
Y1
Y2
Y3
Y4
Y5 GL Y6
G2 G1
Y7
DC Characteristics
Ta = 25°C Item Input voltage Symbol VIH Ta =
- 40 to +85°C Max
- -
- 0.5 1.35 1.8
- -
- -
- 0.1 0.1 0.1 0.33 0.33 ±1.0 40 µA µA I OL = 4 m A I OL = 5.2 m A Vin = VCC or GND Vin = VCC or GND, Iout = 0 µA V I OH =
- 4 m A I OH =
- 5.2 m A Vin = VIH or VIL I OL = 20 µA V Vin = VIH or VIL I OH =
- 20 µA V Unit V Test Conditions
VCC (V) Min Typ Max Min 2.0 4.5 6.0 1.5
- 3.15
- 4.2
- -...