Datasheet4U Logo Datasheet4U.com

M5M44800CJ - FAST PAGE MODE 4194304-BIT (524288-WORD BY 8-BIT) DYNAMIC RAM

Download the M5M44800CJ datasheet PDF. This datasheet also covers the M5M variant, as both devices belong to the same fast page mode 4194304-bit (524288-word by 8-bit) dynamic ram family and are provided as variant models within a single manufacturer datasheet.

General Description

This is a family of 524288-word by 8-bit dynamic RAMs, fabricated with the high performance CMOS process, and is ideal for largecapacity memory systems where high speed, low power dissipation, and low costs are essential.

Key Features

  • Type name M5M44800CXX-5,-5S M5M44800CXX-6,-6S M5M44800CXX-7,-7S RAS CAS Address OE Cycle Power access access access access time dissipation time time time time (max. ns) (max. ns) (max. ns) (max. ns) (min. ns) (typ. mW) A0 10 A1 11 A2 12 A3 13 (5V)VCC 14 50 60 70 13 15 20 25 30 35 13 15 20 90 110 130 450 375 325 XX=J,TP Outline 28P0K(400mil SOJ) Standard 28pin SOJ, 28pin TSOP (II) Single 5V±10% supply Low stand-by power dissipation CMOS lnput level 5.5mW (Max) CMOS Input level 550µW (Max).

📥 Download Datasheet

Note: The manufacturer provides a single datasheet file (M5M-44800.pdf) that lists specifications for multiple related part numbers.

Full PDF Text Transcription (Reference)

The following content is an automatically extracted verbatim text from the original manufacturer datasheet and is provided for reference purposes only.

View original datasheet text
M5M44800CJ,TP-5,-6,-7, M5M44800CJ,TP-5,-6,-7,-5S,-6S,-7S -5S,-6S,-7S FAST FAST PAGE PAGE MODE MODE 4194304-BIT 4194304-BIT (524288-WORD (524288-WORD BYBY 8-BIT) 8-BIT) DYNAMIC DYNAMIC RAM RAM DESCRIPTION This is a family of 524288-word by 8-bit dynamic RAMs, fabricated with the high performance CMOS process, and is ideal for largecapacity memory systems where high speed, low power dissipation, and low costs are essential. The use of double-layer metalization process technology and a single-transistor dynamic storage stacked capacitor cell provide high circuit density at reduced costs. Multiplexed address inputs permit both a reduction in pins and an increase in system densities. Self or extended refresh current is low enough for battery back-up application.