Download SI3430DY Datasheet PDF
SI3430DY page 2
Page 2
SI3430DY page 3
Page 3

SI3430DY Description

The attached spice model describes the typical of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the −55 to 125°C temperature ranges under the pulsed 0-V to 5-V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.