• Part: XC3030A
  • Manufacturer: Xilinx
  • Size: 731.32 KB
Download XC3030A Datasheet PDF
XC3030A page 2
Page 2
XC3030A page 3
Page 3

XC3030A Description

plete Development System - Schematic capture, automatic place and route - Logic and timing simulation - Interactive design editor for design optimization - Timing calculator - Interfaces to popular design environments like Viewlogic, Cadence, Mentor Graphics, and others.

XC3030A Key Features

  • plete line of four related Field Programmable Gate Array product families
  • XC3000A, XC3000L, XC3100A, XC3100L Ideal for a wide range of custom VLSI design tasks
  • Replaces TTL, MSI, and other PLD logic
  • Integrates plete sub-systems into a single package
  • Avoids the NRE, time delay, and risk of conventional masked gate arrays High-performance CMOS static memory technology
  • Guaranteed toggle rates of 70 to 370 MHz, logic delays from 7 to 1.5 ns
  • System clock speeds over 85 MHz
  • Low quiescent and active power consumption Flexible FPGA architecture
  • patible arrays ranging from 1,000 to 7,500 gate plexity
  • Extensive register, binatorial, and I/O capabilities