Datasheet4U Logo Datasheet4U.com
Nexperia logo

74AHCT74PW Datasheet

Manufacturer: Nexperia

This datasheet includes multiple variants, all published together in a single manufacturer document.

74AHCT74PW datasheet preview

Datasheet Details

Part number 74AHCT74PW
Datasheet 74AHCT74PW 74AHC74 Datasheet (PDF)
File Size 251.31 KB
Manufacturer Nexperia
Description Dual D-type flip-flop
74AHCT74PW page 2 74AHCT74PW page 3

74AHCT74PW Overview

74AHCT74 is a high-speed Si-gate CMOS device and is pin patible with Low-Power Schottky TTL (LSTTL). It is specified in pliance with JEDEC standard No. 74AHCT74 is a dual positive-edge triggered, D-type flip-flop with individual data inputs (D), clock inputs (CP), set inputs (SD) and reset inputs (RD).

74AHCT74PW Key Features

  • Balanced propagation delays
  • All inputs have Schmitt-trigger actions
  • Inputs accept voltages higher than VCC
  • Input levels
  • For 74AHC74: CMOS level
  • For 74AHCT74: TTL level
  • ESD protection
  • HBM EIA/JESD22-A114E exceeds 2000 V
  • MM EIA/JESD22-A115-A exceeds 200 V
  • CDM EIA/JESD22-C101C exceeds 1000 V

74AHCT74 from other manufacturers

See all manufacturers

Brand Logo Part Number Description Other Manufacturers
NXP Logo 74AHCT74 Dual D-type flip-flop NXP
Nexperia logo - Manufacturer

More Datasheets from Nexperia

See all Nexperia datasheets

Part Number Description
74AHCT74 Dual D-type flip-flop
74AHCT74-Q100 Dual D-type flip-flop
74AHCT74BQ Dual D-type flip-flop
74AHCT74D Dual D-type flip-flop
74AHCT00 Quad 2-input NAND gate
74AHCT00-Q100 Quad 2-input NAND gate
74AHCT00BQ Quad 2-input NAND gate
74AHCT00D Quad 2-input NAND gate
74AHCT00PW Quad 2-input NAND gate
74AHCT02 Quad 2-input NOR gate

74AHCT74PW Distributor

Datasheet4U Logo
Since 2006. D4U Semicon. About Datasheet4U Contact Us Privacy Policy Purchase of parts