CY7C1460KV33 Overview
CY7C1460KV33 CY7C1460KVE33 CY7C1462KVE33 36-Mbit (1M × 36/2M × 18) Pipelined SRAM with NoBL™ Architecture (With ECC) 36-Mbit (1M × 36/2M × 18) Pipelined SRAM with NoBL™ Architecture (With.
CY7C1460KV33 Key Features
- Pin-patible and functionally equivalent to Zero Bus Turnaround (ZBT™)
- Supports 250-MHz bus operations with zero wait states
- Available speed grades are 250, 200, and 167 MHz
- Internally self-timed output buffer control to eliminate the need to use asynchronous OE
- Fully-registered (inputs and outputs) for pipelined operation
- Byte write capability
- 3.3-V power supply
- 3.3-V/2.5-V I/O power supply
- Fast clock-to-output time
- 2.5 ns (for 250-MHz device)