Datasheet4U Logo Datasheet4U.com

M15F2G16128A-EFBG2L - DDR3 SDRAM

This page provides the datasheet information for the M15F2G16128A-EFBG2L, a member of the M15F2G16128A DDR3 SDRAM family.

Description

The 2Gb Double-Data-Rate-3 (DDR3) DRAM is double data rate architecture to achieve high-speed operation.

It is internally configured as an eight bank DRAMs.

The 2Gb chip is organized as 16Mbit x 16 I/Os x 8 bank devices.

Features

  • and all of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the cross point of differential clocks (CK rising and CK falling). All I/Os are synchronized with a single ended DQS or differential DQS pair in a source synchronous fashion. These devices operate with a single 1.5V ± 0.075V power supply and are available in BGA packages. DDR3 SDRAM Addressing Configuration 128Mb x16 # of Bank 8 Bank Address BA0.

📥 Download Datasheet

Datasheet preview – M15F2G16128A-EFBG2L

Datasheet Details

Part number M15F2G16128A-EFBG2L
Manufacturer ESMT
File Size 4.19 MB
Description DDR3 SDRAM
Datasheet download datasheet M15F2G16128A-EFBG2L Datasheet
Additional preview pages of the M15F2G16128A-EFBG2L datasheet.
Other Datasheets by ESMT

Full PDF Text Transcription

Click to expand full text
ESMT DR3 SDRAM Feature  Interface and Power Supply ˗ SSTL_15: VDD/VDDQ = 1.5V(±0.
Published: |