Datasheet4U Logo Datasheet4U.com

P3S56D40ETP Datasheet - Mitsubishi

P3S56D40ETP 256M Double Data Rate Synchronous DRAM

M2S56D20ATP is a 4-bank x 16,777,216-word x 4-bit, M2S56D30ATP is a 4-bank x 8,388,608-word x 8-bit, M2S56D40ATP is a 4-bank x 4,194,304-word x 16-bit, double data rate synchronous DRAM, with SSTL_2 interface. All control and address signals are referenced to the rising edge of CLK. Input data is re.

P3S56D40ETP Features

* - Vdd=Vddq=2.5V+0.2V - Double data rate architecture; two data transfers per clock cycle - Bidirectional, data strobe (DQS) is transmitted/received with data - Differential clock inputs (CLK and /CLK) - DLL aligns DQ and DQS transitions with CLK transitions edges of DQS - Commands entered on each po

P3S56D40ETP Datasheet (815.69 KB)

Preview of P3S56D40ETP PDF
P3S56D40ETP Datasheet Preview Page 2 P3S56D40ETP Datasheet Preview Page 3

Datasheet Details

Part number:

P3S56D40ETP

Manufacturer:

Mitsubishi

File Size:

815.69 KB

Description:

256m double data rate synchronous dram.

📁 Related Datasheet

P3S0200 I3C switch (NXP)

P3SX Single-Phase/Polyphase Electricity Meter SoC (Silergy)

P3-1A1500 Reed Sensor (Cosmo)

P3-1A1600 Reed Sensor (Cosmo)

P3-1A1700 Reed Sensor (Cosmo)

P30 Definite Purpose Magnetic Contactor (Tyco)

P3000AA61L SIDACtor Device (Littelfuse)

P3000ZL45X168 Press Pack IGBT (Infineon)

TAGS

P3S56D40ETP 256M Double Data Rate Synchronous DRAM Mitsubishi

P3S56D40ETP Distributor