54ACT11138
98.73kb
3-line to 8-line decoders/demultiplexers. Y0 5 17 G2B The ′ACT11138 circuit is designed to be used in high-performance memory-decoding or datarouting applications requiring
TAGS
📁 Related Datasheet
54ACT11109 - DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS
(Texas Instruments)
54ACT11109, 74ACT11109 DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS
WITH CLEAR AND PRESET
SCAS451 – FEBRUARY 1987 – REVISED APRIL 1993
• Inputs Are TT.
54ACT11000 - QUADRUPLE 2-INPUT POSITIVE-NAND GATES
(Texas Instruments)
54ACT11000, 74ACT11000 QUADRUPLE 2-INPUT POSITIVE-NAND GATES
• Inputs Are TTL-Voltage Compatible • Flow-Through Architecture Optimizes
PCB Layout
• C.
54ACT11002 - QUADRUPLE 2-INPUT POSITIVE-NOR GATES
(Texas Instruments)
54ACT11002, 74ACT11002 QUADRUPLE 2-INPUT POSITIVE-NOR GATES
• Inputs Are TTL-Voltage Compatible • Flow-Through Architecture to Optimize
PCB Layout
• .
54ACT11010 - Triple 3-Input Positive-NAND Gates
(Texas Instruments)
ą
• Inputs Are TTL-Voltage Compatible • Flow-Through Architecture to Optimize
PCB Layout
• Center-Pin VCC and GND Configurations
Minimize High-Speed .
54ACT11011 - TRIPLE 3-INPUT POSITIVE-AND GATES
(Texas Instruments)
54ACT11011, 74ACT11011 TRIPLE 3-INPUT POSITIVE-AND GATES
• Inputs Are TTL-Voltage Compatible • Flow-Through Architecture Optimizes
PCB Layout
• Cente.
54ACT11021 - DUAL 4-INPUT POSITIVE-AND GATES
(Texas Instruments)
• Inputs Are TTL-Voltage Compatible • Flow-Through Architecture Optimizes
PCB Layout
• Center-Pin VCC and GND Configurations
Minimize High-Speed Switc.
54ACT11027 - TRIPLE 3-INPUT POSITIVE-NOR GATES
(Texas Instruments)
• Inputs Are TTL-Voltage Compatible • Flow-Through Architecture Optimizes
PCB Layout
• Center-Pin VCC and GND Configurations
Minimize High-Speed Switc.
54ACT11030 - 8-INPUT POSITIVE-NAND GATES
(Texas Instruments)
54ACT11030, 74ACT11030 8-INPUT POSITIVE-NAND GATES
• Inputs Are TTL-Voltage Compatible • Flow-Through Architecture Optimizes
PCB Layout
• Center-Pin .
54ACT11034 - Hex Noninverters
(Texas Instruments)
ą
• Inputs Are TTL-Voltage Compatible • Flow-Through Architecture Optimizes
PCB Layout
• Center-Pin VCC and GND Configurations
Minimize High-Speed Sw.
54ACT112 - Dual JK Negative Edge-Triggered Flip-Flop
(National Semiconductor)
..
54ACT112 Dual JK Negative Edge-Triggered Flip-Flop
September 1998
54ACT112 Dual JK Negative Edge-Triggered Flip-Flop
General De.