Datasheet4U Logo Datasheet4U.com

74AUP1G79 Datasheet - nexperia

Low-power D-type flip-flop

74AUP1G79 Features

* Wide supply voltage range from 0.8 V to 3.6 V

* CMOS low power dissipation

* High noise immunity

* Complies with JEDEC standards:

* JESD8-12 (0.8 V to 1.3 V)

* JESD8-11 (0.9 V to 1.65 V)

* JESD8-7 (1.2 V to 1.95 V)

* JESD8-5 (1.8 V to

74AUP1G79 General Description

The 74AUP1G79 is a single positive-edge triggered D-type flip-flop. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and appear at the Q output.. Schmitt-trigger action at all inputs makes the circuit tolerant of.

74AUP1G79 Datasheet (300.44 KB)

Preview of 74AUP1G79 PDF

Datasheet Details

Part number:

74AUP1G79

Manufacturer:

nexperia ↗

File Size:

300.44 KB

Description:

Low-power d-type flip-flop.

📁 Related Datasheet

74AUP1G74 Low-power D-type flip-flop (nexperia)

74AUP1G74-Q100 Low-power D-type flip-flop (nexperia)

74AUP1G79 Low-power D-type flip-flop (NXP)

74AUP1G00 Low-power 2-input NAND gate (NXP Semiconductors)

74AUP1G00 SINGLE 2 INPUT POSITIVE NAND GATE (Diodes)

74AUP1G00 Low-power 2-input NAND gate (nexperia)

74AUP1G00-Q100 Low-power 2-input NAND gate (nexperia)

74AUP1G02 Low-power 2-input NOR gate (NXP)

74AUP1G02 SINGLE 2 INPUT POSITIVE NOR GATE (Diodes)

74AUP1G02 Low-power 2-input NOR gate (nexperia)

TAGS

74AUP1G79 Low-power D-type flip-flop nexperia

Image Gallery

74AUP1G79 Datasheet Preview Page 2 74AUP1G79 Datasheet Preview Page 3

74AUP1G79 Distributor