Datasheet4U Logo Datasheet4U.com

A67L93361 - (A67L06181 / A67L93361) Flow-through ZeBL SRAM

This page provides the datasheet information for the A67L93361, a member of the A67L06181 (A67L06181 / A67L93361) Flow-through ZeBL SRAM family.

Description

The AMIC Zero Bus Latency (ZeBLTM) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process.

The A67L06181, A67L93361 SRAMs integrate a 1M X 18, 512K X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter.

Features

  • Fast access time: 6.5/7.5/8.5 ns (153, 133, 117 MHz) Zero Bus Latency between READ and WRITE cycles allows 100% bus utilization Signal +3.3V ± 5% power supply Individual Byte Write control capability Clock enable ( CEN ) pin to enable clock and suspend operations Clock-controlled and registered address, data and control signals Registered output for pipelined.

📥 Download Datasheet

Datasheet preview – A67L93361

Datasheet Details

Part number A67L93361
Manufacturer AMIC Technology
File Size 244.27 KB
Description (A67L06181 / A67L93361) Flow-through ZeBL SRAM
Datasheet download datasheet A67L93361 Datasheet
Additional preview pages of the A67L93361 datasheet.
Other Datasheets by AMIC Technology

Full PDF Text Transcription

Click to expand full text
A67L06181/A67L93361 Preliminary Document Title 1M X 18, 512K X 36 LVTTL, Flow-through ZeBLTM SRAM Revision History Rev. No. 0.0 1M X 18, 512K X 36 LVTTL, Flow-through ZeBLTM SRAM History Initial issue Issue Date August, 20, 2005 Remark Preliminary PRELIMINARY (August, 2005, Version 0.0) AMIC Technology, Corp. A67L06181/A67L93361 Preliminary Features Fast access time: 6.5/7.5/8.5 ns (153, 133, 117 MHz) Zero Bus Latency between READ and WRITE cycles allows 100% bus utilization Signal +3.
Published: |