Datasheet4U Logo Datasheet4U.com
Cypress logo

CY7C1270KV18

CY7C1270KV18 is 36-Mbit DDR II+ SRAM Two-Word Burst Architecture manufactured by Cypress.
CY7C1270KV18 datasheet preview

CY7C1270KV18 Datasheet

Part number CY7C1270KV18
Download CY7C1270KV18 Datasheet (PDF)
File Size 622.44 KB
Manufacturer Cypress
Description 36-Mbit DDR II+ SRAM Two-Word Burst Architecture
CY7C1270KV18 page 2 CY7C1270KV18 page 3

Related Cypress Datasheets

Part Number Description
CY7C12701KV18 1.8 V synchronous pipelined SRAM
CY7C1276V18 1.8V Synchronous Pipelined SRAM
CY7C12771KV18 1.8 V synchronous pipelined SRAM
CY7C1212F 1-Mbit (64K x 18) Pipelined Sync SRAM
CY7C1212H 1-Mbit (64K x 18) Pipelined Sync SRAM

CY7C1270KV18 Description

CY7C1268KV18/CY7C1270KV18 36-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) 36-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency).

CY7C1270KV18 Key Features

  • 36-Mbit density (2 M × 18, 1 M × 36)
  • 550 MHz clock for high bandwidth
  • Two-word burst for reducing address bus frequency
  • Double data rate (DDR) interfaces (data transferred at
  • Available in 2.5 clock cycle latency
  • Two input clocks (K and K) for precise DDR timing
  • SRAM uses rising edges only
  • Echo clocks (CQ and CQ) simplify data capture in high speed
  • Data valid pin (QVLD) to indicate valid data on the output
  • Synchronous internally self-timed writes

More datasheets by Cypress

See all Cypress parts

Datasheet4U Logo
Since 2006. D4U Semicon. About Datasheet4U Contact Us Privacy Policy Purchase of parts