Datasheet4U Logo Datasheet4U.com
Cypress logo

CY7C2168KV18

CY7C2168KV18 is 18-Mbit DDR II+ SRAM Two-Word Burst Architecture manufactured by Cypress.
CY7C2168KV18 datasheet preview

CY7C2168KV18 Datasheet

Part number CY7C2168KV18
Datasheet CY7C2168KV18 Datasheet PDF (Download)
File Size 624.09 KB
Manufacturer Cypress
Description 18-Mbit DDR II+ SRAM Two-Word Burst Architecture
CY7C2168KV18 page 2 CY7C2168KV18 page 3

CY7C2168KV18 Overview

CY7C2168KV18/CY7C2170KV18 18-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT 18-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT.

CY7C2168KV18 Key Features

  • 18-Mbit density (1M × 18, 512K × 36)
  • 550-MHz clock for high bandwidth
  • Two-word burst for reducing address bus frequency
  • Double data rate (DDR) interfaces (data transferred at
  • Available in 2.5 clock cycle latency
  • Two input clocks (K and K) for precise DDR timing
  • SRAM uses rising edges only
  • Echo clocks (CQ and CQ) simplify data capture in high-speed
  • Data valid pin (QVLD) to indicate valid data on the output
  • On-die termination (ODT) feature

Related Datasheets

Part Number Description Manufacturer
CY7C2163KV18 18-Mbit QDR II+ SRAM Four-Word Burst Architecture Cypress Semiconductor
CY7C2165KV18 18-Mbit QDR II+ SRAM Four-Word Burst Architecture Cypress Semiconductor
CY7C2170KV18 18-Mbit DDR II+ SRAM Two-Word Burst Architecture Cypress Semiconductor

CY7C2168KV18 Distributor

More datasheets by Cypress

See all Cypress parts

Datasheet4U Logo
Since 2006. D4U Semicon. About Datasheet4U Contact Us Privacy Policy Purchase of parts