Datasheet4U Logo Datasheet4U.com

QL2009-1PF144C - 3.3V and 5.0V pASIC 2 FPGA Combining Speed/ Density/ Low Cost and Flexibility

This page provides the datasheet information for the QL2009-1PF144C, a member of the QL2 3.3V and 5.0V pASIC 2 FPGA Combining Speed/ Density/ Low Cost and Flexibility family.

Description

Pin TDI TRSTB TMS TCK TDO STM I/ACLK I/GCLK I I/O VCC GND Function Test Data In for JTAG Active low Reset for JTAG Test Mode Select for JTAG Test Clock for JTAG Test data out for JTAG Special Test Mode High-drive input and/or array network driver High-drive input and/or global network driver High-d

Features

  • -3.3V and 5.0V operation with low standby power -I/O pin-compatibility between different devices in the same packages -PCI compliant (at 5.0V), full speed 33 MHz implementations -High design security provided by security fuses QL2009 Block Diagram 672 Logic Cells 3-35 QL2009.

📥 Download Datasheet

Datasheet preview – QL2009-1PF144C

Datasheet Details

Part number QL2009-1PF144C
Manufacturer ETC
File Size 272.83 KB
Description 3.3V and 5.0V pASIC 2 FPGA Combining Speed/ Density/ Low Cost and Flexibility
Datasheet download datasheet QL2009-1PF144C Datasheet
Additional preview pages of the QL2009-1PF144C datasheet.
Other Datasheets by ETC

Full PDF Text Transcription

Click to expand full text
3.3V and 5.0V pASIC 2 FPGA Combining Speed, Density, Low Cost and Flexibility Rev.
Published: |