Datasheet4U Logo Datasheet4U.com
ISSI (now Infineon) logo

IS61DDPB24M18C1

Manufacturer: ISSI (now Infineon)

IS61DDPB24M18C1 datasheet by ISSI (now Infineon).

IS61DDPB24M18C1 datasheet preview

IS61DDPB24M18C1 Datasheet Details

Part number IS61DDPB24M18C1
Datasheet IS61DDPB24M18C1 IS61DDPB24M18C Datasheet (PDF)
File Size 851.41 KB
Manufacturer ISSI (now Infineon)
Description 72Mb DDR-IIP CIO SYNCHRONOUS SRAM
IS61DDPB24M18C1 page 2 IS61DDPB24M18C1 page 3

IS61DDPB24M18C1 Overview

at page 6 for each ODT option. These SRAMs have a mon I/O bus. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed.

IS61DDPB24M18C1 Key Features

  • 2Mx36 and 4Mx18 configuration available
  • mon I/O read and write ports
  • Max. 567 MHz clock for high bandwidth
  • Synchronous pipeline read with self-timed late write
  • Double Data Rate (DDR) interface for read and
  • 2.5 cycle read latency
  • Fixed 2-bit burst for read and write operations
  • Two input clocks (K and K#) for address and control
  • Two echo clocks (CQ and CQ#) that are delivered
  • +1.8V core power supply and 1.5, 1.8V VDDQ, used

IS61DDPB24M18C1 Distributor

ISSI (now Infineon) Datasheets

View all ISSI (now Infineon) datasheets

Datasheet4U Logo
Since 2006. D4U Semicon. About Datasheet4U Contact Us Privacy Policy Purchase of parts