• Part: IS61QDP2B24M18A2
  • Manufacturer: ISSI
  • Size: 622.23 KB
Download IS61QDP2B24M18A2 Datasheet PDF
IS61QDP2B24M18A2 page 2
Page 2
IS61QDP2B24M18A2 page 3
Page 3

IS61QDP2B24M18A2 Description

at page 6 for each ODT option. DESCRIPTION The and are synchronous, high- performance CMOS static random access memory (SRAM) devices. These SRAMs have separate I/Os, eliminating the need for high-speed bus turnaround.

IS61QDP2B24M18A2 Key Features

  • 2Mx36 and 4Mx18 configuration available
  • On-chip Delay-Locked Loop (DLL) for wide data valid window
  • Separate independent read and write ports with concurrent read and write operations
  • Synchronous pipeline read with EARLY write operation
  • Double Data Rate (DDR) interface for read and write input ports
  • 2.0 Cycle read latency
  • Fixed 2-bit burst for read and write operations
  • Clock stop support
  • Two input clocks (K and K#) for address and control registering at rising edges only
  • Two echo clocks (CQ and CQ#) that are delivered simultaneously with data