S7N323631M Overview
The S7N323631M and S7N321831M are 37,748,736-bits Synchronous Static SRAMs. The NTSRAM, or Non-Turnaround Static Random Access Memory utilizes all the bandwidth in any bination of operating cycles. Address, data inputs, and all control signals except output enable and linear burst order are synchronized to input clock.
S7N323631M Key Features
- Fully registered inputs and outputs for pipelined operation
- VDD = 1.8V (1.7V ~ 2.0V) or
- VDDQ = 1.7V ~ 2.0V I/O Power Supply (VDD=1.8V) or
- Byte Writable Function
- Enable clock and suspend operation
- Single Read/Write control pin
- Asynchronous output enable control
- Self-timed Write control
- Three Chip Enable for simple depth expansion with no data contention
- An interleaved burst or a linear burst mode