K7P323674C Overview
The K7P323674C and K7P321874C are 37,748,736 bit Synchronous Pipeline Mode SRAM. It is organized as 1,048,576 words of 36 bits(or 2,097,152 words of 18 bits)and is implemented in SAMSUNG′s advanced CMOS technology. Single differential HSTL level K clocks are used to initiate the read/write operation and all internal operations are self-timed.
K7P323674C Key Features
- 1Mx36 or 2Mx18 Organizations
- 1.8 or 2.5V VDD/1.5V ~1.8VDDQ
- HSTL Input and Output Levels
- Differential, HSTL Clock Inputs K, K
- Synchronous Read and Write Operation
- Registered Input and Registered Output
- Internal Pipeline Latches to Support Late Write
- Byte Write Capability(four byte write selects, one for each 9bits)
- Synchronous or Asynchronous Output Enable
- Power Down Mode via ZZ Signal
K7P323674C Applications
- Samsung Electronics reserves the right to change products or specification without notice