Datasheet4U Logo Datasheet4U.com

K4S641632H-UC75 Datasheet

64mb H-die Sdram Specification 54 Tsop-ii

Manufacturer: Samsung Semiconductor

This datasheet includes multiple variants, all published together in a single manufacturer document.

K4S641632H-UC75 Overview

Synchronous design allows precise cycle control with the use of system clock I/O transactions are possible on every clock cycle. Range of operating frequencies, programmable burst length and programmable latencies allow the same device to be useful for a variety of high bandwidth, high performance memory system applications. Ordering Information Part No.

K4S641632H-UC75 Key Features

  • JEDEC standard 3.3V power supply
  • LVTTL patible with multiplexed address
  • Four banks operation
  • MRS cycle with address key programs -. CAS latency (2 & 3) -. Burst length (1, 2, 4, 8 & Full page) -. Burst type (Seque
  • All inputs are sampled at the positive going edge of the system clock
  • Burst read single-bit write operation
  • DQM (x4,x8) & L(U)DQM (x16) for masking
  • Auto & self refresh
  • 64ms refresh period (4K cycle)
  • Pb-free Package

K4S641632H-UC75 Distributor