Datasheet4U Logo Datasheet4U.com

CXL5002M - CMOS-CCD 1/2H Delay Line for NTSC

Datasheet Summary

Description

The CXL5002M/P are general-purpose CMOS-CCD delay line ICs that provide 1/2H delay time for NTSC.

Features

  • Low power consumption 70mW (Typ. ).
  • Small size package (8-pin SOP, DIP).
  • Low differential gain DG = 3% (Typ. ).
  • Input signal amplitude 180 IRE (= 1.28Vp-p, Max. ).
  • Low input clock amplitude operation 150mVp-p (Min. ).
  • Built-in peripheral circuits (clock driver, timing generator, autobias, and output circuits) Functions.
  • 340-bit CCD register.
  • Clock drivers.
  • Autobias circuit.
  • Sync tip clamp circuit.
  • Sam.

📥 Download Datasheet

Datasheet preview – CXL5002M

Datasheet Details

Part number CXL5002M
Manufacturer Sony Corporation
File Size 97.61 KB
Description CMOS-CCD 1/2H Delay Line for NTSC
Datasheet download datasheet CXL5002M Datasheet
Additional preview pages of the CXL5002M datasheet.
Other Datasheets by Sony Corporation

Full PDF Text Transcription

Click to expand full text
CXL5002M/P CMOS-CCD 1/2H Delay Line for NTSC Description The CXL5002M/P are general-purpose CMOS-CCD delay line ICs that provide 1/2H delay time for NTSC. Features • Low power consumption 70mW (Typ.) • Small size package (8-pin SOP, DIP) • Low differential gain DG = 3% (Typ.) • Input signal amplitude 180 IRE (= 1.28Vp-p, Max.) • Low input clock amplitude operation 150mVp-p (Min.
Published: |