Datasheet4U Logo Datasheet4U.com

HY57V121620T Datasheet Synchronous DRAM

Manufacturer: SK Hynix

General Description

The HY57V121620 is a 512-Mbit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth.

HY57V121620 is organized as 4banks of 8,388,608x16.

HY57V121620 is offering fully synchronous operation referenced to a positive edge of the clock.

Overview

www.DataSheet4U.com HY57V121620(L)T 4 Banks x 8M x 16Bit Synchronous.

Key Features

  • Single 3.3±0.3V power supply All device pins are compatible with LVTTL interface JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch All inputs and outputs referenced to positive edge of system clock Data mask function by UDQM, LDQM Internal four banks operation.
  • Auto refresh and self refresh 8192 refresh cycles / 64ms Programmable Burst Length and Burst Type - 1, 2, 4, 8 or Full page for Sequential Burst.
  • - 1,.