logo

M2S12D20TP Datasheet, Mitsubishi

M2S12D20TP dram equivalent, 512m double data rate synchronous dram.

M2S12D20TP Avg. rating / M : 1.0 rating-11

datasheet Download

M2S12D20TP Datasheet

Features and benefits

- Vdd=Vddq=2.5V+0.2V - Double data rate architecture; two data transfers per clock cycle - Bidirectional, data strobe (DQS) is transmitted/received with data - Differenti.

Description

M2S12D20TP is a 4-bank x 33,554,432-word x 4-bit, M2S12D30TP is a 4-bank x 16,777,216-word x 8-bit, double data rate synchronous DRAM, with SSTL_2 interface. All control and address signals are referenced to the rising edge of CLK. Input data is regi.

Image gallery

M2S12D20TP Page 1 M2S12D20TP Page 2 M2S12D20TP Page 3

Since 2006. D4U Semicon.   |   Contact Us   |   Privacy Policy   |   Purchase of parts