Datasheet4U Logo Datasheet4U.com

IS61DDP2B21M18A2 Datasheet - Integrated Silicon Solution

IS61DDP2B21M18A2 18Mb DDR-IIP (Burst 2) CIO SYNCHRONOUS SRAM

* 512Kx36 and 1Mx18 configuration available. * On-chip Delay-Locked Loop (DLL) for wide data valid window. * Common I/O read and write ports. * Synchronous pipeline read with self-timed late write operation. * Double Data Rate (DDR) interface for read and write input ports. .

IS61DDP2B21M18A2 Datasheet (516.80 KB)

Preview of IS61DDP2B21M18A2 PDF
IS61DDP2B21M18A2 Datasheet Preview Page 2 IS61DDP2B21M18A2 Datasheet Preview Page 3

Datasheet Details

Part number:

IS61DDP2B21M18A2

Manufacturer:

Integrated Silicon Solution

File Size:

516.80 KB

Description:

18mb ddr-iip (burst 2) cio synchronous sram.

📁 Related Datasheet

IS61DDP2B21M18A 18Mb DDR-IIP (Burst 2) CIO SYNCHRONOUS SRAM (Integrated Silicon Solution)

IS61DDP2B21M18A1 18Mb DDR-IIP (Burst 2) CIO SYNCHRONOUS SRAM (Integrated Silicon Solution)

IS61DDP2B21M36A 36Mb DDR-IIP (Burst 2) CIO SYNCHRONOUS SRAM (Integrated Silicon Solution)

IS61DDP2B21M36A1 36Mb DDR-IIP (Burst 2) CIO SYNCHRONOUS SRAM (Integrated Silicon Solution)

IS61DDP2B21M36A2 36Mb DDR-IIP (Burst 2) CIO SYNCHRONOUS SRAM (Integrated Silicon Solution)

IS61DDP2B21M36C 36Mb DDR-IIP CIO SYNCHRONOUS SRAM (ISSI)

IS61DDP2B21M36C1 36Mb DDR-IIP CIO SYNCHRONOUS SRAM (ISSI)

IS61DDP2B21M36C2 36Mb DDR-IIP CIO SYNCHRONOUS SRAM (ISSI)

TAGS

IS61DDP2B21M18A2 18Mb DDR-IIP Burst CIO SYNCHRONOUS SRAM Integrated Silicon Solution

IS61DDP2B21M18A2 Distributor