Datasheet4U Logo Datasheet4U.com

CD40100BMS - CMOS 32-Stage Static Left/Right Shift Register

Datasheet Summary

Description

CD40100BMS is a 32-Stage shift register containing 32 D-type master-slave flip-flops.

Features

  • High Voltage Type (20V Rating).
  • Fully Static Operation.
  • Shift Left/Shift Right Capability.
  • Multiple Package Cascading.
  • Recirculate Capability.
  • LIFO of FIFO Capability.
  • 100% Tested for Quiescent Current at 20V.
  • 5V, 10V and 15V Parametric Ratings.
  • Maximum Input Current of 1µA at 18V Over Full Package Temperature Range; 100nA at 18V and +25oC.
  • Noise Margin (Over Full Package/Temperature Range) - 1V at VDD = 5.

📥 Download Datasheet

Datasheet preview – CD40100BMS

Datasheet Details

Part number CD40100BMS
Manufacturer Intersil Corporation
File Size 65.96 KB
Description CMOS 32-Stage Static Left/Right Shift Register
Datasheet download datasheet CD40100BMS Datasheet
Additional preview pages of the CD40100BMS datasheet.
Other Datasheets by Intersil Corporation

Full PDF Text Transcription

Click to expand full text
CD40100BMS December 1992 CMOS 32-Stage Static Left/Right Shift Register Description CD40100BMS is a 32-Stage shift register containing 32 D-type master-slave flip-flops. The data present at the SHIFT RIGHT INPUT is transferred into the first register stage synchronously with the positive CLOCK edge, provided the LEFT/RIGHT CONTROL is at a low level, the RECIRCULATE CONTROL is at a high level, and the CLOCK INHIBIT is low. If the LEFT/RIGHT CONTROL is at a high level and the RECIRCULATE CONTROL is also high, data at the SHIFT LEFT INPUT is transferred into the 32nd register stage synchronously with the positive CLOCK transition, provided the CLOCK INHIBIT is low. The state of the LEFT/RIGHT CONTROL, RECIRCULATE CONTROL, and CLOCK INHIBIT should not be changed when the CLOCK is high.
Published: |