Datasheet4U Logo Datasheet4U.com

HYB39S128160FT - 128-MBit Synchronous DRAM

This page provides the datasheet information for the HYB39S128160FT, a member of the HYB39S128160FE 128-MBit Synchronous DRAM family.

Datasheet Summary

Description

The HY[B/I]39S128[40/80/16][0/7]F[E/T](L) are four bank Synchronous DRAM’s organized as 32 MBit x4, 16 MBit x8 and 8 Mbit x16 respectively.

Features

  • Data Mask for Read / Write control (x4, x8) Data Mask for Byte Control (x16) Auto Refresh (CBR) and Self Refresh Power Down and Clock Suspend Mode 4096 refresh cycles / 64 ms (15.6 μs) Random Column Address every CLK (1-N Rule) Single 3.3 V ± 0.3 V Power Supply LVTTL Interface Plastic Packages: P(G).
  • TSOPII.
  • 54 400 mil width This chapter lists all main features of the product family HY[B/I]39.

📥 Download Datasheet

Datasheet preview – HYB39S128160FT

Datasheet Details

Part number HYB39S128160FT
Manufacturer Qimonda
File Size 1.39 MB
Description 128-MBit Synchronous DRAM
Datasheet download datasheet HYB39S128160FT Datasheet
Additional preview pages of the HYB39S128160FT datasheet.
Other Datasheets by Qimonda

Full PDF Text Transcription

Click to expand full text
October 2007 www.DataSheet4U.com HYB39S128400F[E/T](L) HY[B/I]39S128800F[E/T](L) HY[B/I]39S128160F[E/T](L) HYB39S 128407 F E 128-MBit Synchronous DRAM Green Product SDRAM Data Sheet Rev. 1.32 Data Sheet www.DataSheet4U.com HY[B/I]39S128[40/80/16][0/7]F[E/T](L) 128-MBit Synchronous DRAM HYB39S128400F[E/T](L), HY[B/I]39S128800F[E/T](L), HY[B/I]39S128160F[E/T](L) Revision History: 2007-10, Rev. 1.32 Page All 23 13 15 19 19 22 22 15 21 22 4 Subjects (major changes since last revision) Adapted Internet Version Corrected number of refresh cycles Corrected operation command "Power Down / Clock suspend ...” in truth table Corrected text to "After the mode register is set a NOP command is required" Corrected text to "One clock delay is required for mode entry and exit", chapter 3.
Published: |