Part number:
74LVC06A-Q100
Manufacturer:
File Size:
228.08 KB
Description:
Hex inverter.
* Automotive product qualification in accordance with AEC-Q100 (Grade 1)
* Specified from -40 °C to +85 °C and from -40 °C to +125 °C
* 5 V tolerant inputs and outputs (open-drain) for interfacing with 5 V logic
* Wide supply voltage range from 1.2 V to 5.5 V
74LVC06A-Q100 Datasheet (228.08 KB)
74LVC06A-Q100
228.08 KB
Hex inverter.
📁 Related Datasheet
74LVC06A - Hex inverter
(nexperia)
74LVC06A
Hex inverter with open-drain outputs
Rev. 7 — 4 August 2020
Product data sheet
1. General description
The 74LVC06A provides six inverting b.
74LVC06A - HEX INVERTERS
(Diodes)
74LVC06A
HEX INVERTERS WITH OPEN DRAIN OUTPUTS
Description
The 74LVC06A provides six independent open-drain inverter buffers. The device is designed .
74LVC06A - Low-Voltage CMOS Hex Inverter
(ON Semiconductor)
74LVC06A
Product Preview Low-Voltage CMOS Hex Inverter with Open Drain Outputs
With 5 V − Tolerant Inputs
The 74LVC06A is a high performance hex inve.
74LVC00A - LOW VOLTAGE CMOS QUAD 2-INPUT NAND GATE
(STMicroelectronics)
74LVC00A
LOW VOLTAGE CMOS QUAD 2-INPUT NAND GATE HIGH PERFORMANCE
s 5V TOLERANT INPUTS
s HIGH SPEED: tPD = 4.3ns (MAX.) at VCC = 3V
s POWER DOWN PR.
74LVC00A - QUADRUPLE 2-INPUT NAND GATES
(Diodes)
74LVC00A
QUADRUPLE 2-INPUT NAND GATES
Description
The 74LVC00A provides four independent 2-input NAND gates. The device is designed for operation wit.
74LVC00A - Low-Voltage CMOS Quad 2-Input NAND Gate
(ON Semiconductor)
74LVC00A
Low-Voltage CMOS Quad 2-Input NAND Gate
With 5 V−Tolerant Inputs
The 74LVC00A is a high performance, quad 2−input NAND gate operating from a.
74LVC00A - Quad 2-input NAND gate
(nexperia)
74LVC00A
Quad 2-input NAND gate
Rev. 11 — 8 February 2024
Product data sheet
1. General description
The 74LVC00A is a quad 2-input NAND gate. Inputs.
74LVC00A-Q100 - Quad 2-input NAND gate
(nexperia)
74LVC00A-Q100
Quad 2-input NAND gate
Rev. 3 — 7 October 2021
Product data sheet
1. General description
The 74LVC00A-Q100 is a quad 2-input NAND gate.