• Part: CY7C1411KV18
  • Description: 36-Mbit QDR II SRAM Four-Word Burst Architecture
  • Manufacturer: Cypress
  • Size: 1.28 MB
Download CY7C1411KV18 Datasheet PDF
CY7C1411KV18 page 2
Page 2
CY7C1411KV18 page 3
Page 3

Datasheet Summary

CY7C1411KV18/CY7C1426KV18 CY7C1413KV18/CY7C1415KV18 36-Mbit QDR® II SRAM Four-Word Burst Architecture 36-Mbit QDR® II SRAM Four-Word Burst Architecture Features - Separate independent read and write data ports - Supports concurrent transactions - 333 MHz clock for high bandwidth - Four-word burst for reducing address bus frequency - Double data rate (DDR) Interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz - Two input clocks (K and K) for precise DDR timing - SRAM uses rising edges only - Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches - Echo clocks (CQ and CQ) simplify data capture in high speed systems - Single...