Datasheet4U Logo Datasheet4U.com
Cypress logo

CY7C1916BV18

CY7C1916BV18 is 18-Mbit DDR-II SRAM 2-Word Burst Architecture manufactured by Cypress.
CY7C1916BV18 datasheet preview

CY7C1916BV18 Datasheet

Part number CY7C1916BV18
Download CY7C1916BV18 Datasheet (PDF)
File Size 551.73 KB
Manufacturer Cypress
Description 18-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1916BV18 page 2 CY7C1916BV18 page 3

Related Cypress Datasheets

Part Number Description
CY7C1916CV18 (CY7C1xxxCV18) 18-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1916JV18 18-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1916KV18 18-Mbit DDR II SRAM Two-Word Burst Architecture
CY7C1910BV18 1.8V Synchronous Pipelined SRAM
CY7C1911BV18 (CY7C1x1xBV18) 18-Mb QDRTM-II SRAM 4-Word Burst Architecture

CY7C1916BV18 Description

The DDR-II consists of an SRAM core with advanced synchronous peripheral circuitry and a 1-bit burst counter. Addresses for Read and Write are latched on alternate rising edges of the input (K) clock. Write data is registered on the rising edges of both K.

CY7C1916BV18 Key Features

  • 300-MHz clock for high bandwidth
  • 2-Word burst for reducing address bus frequency
  • Double Data Rate (DDR) interfaces (data transferred at 600 MHz) @ 300 MHz
  • Two input clocks (K and K) for precise DDR timing
  • SRAM uses rising edges only
  • Two input clocks for output data (C and C) to minimize clock-skew and flight-time mismatches
  • Echo clocks (CQ and CQ) simplify data capture in high-speed systems
  • Synchronous internally self-timed writes
  • 1.8V core power supply with HSTL inputs and outputs
  • Variable drive HSTL output buffers

More datasheets by Cypress

See all Cypress parts

Datasheet4U Logo
Since 2006. D4U Semicon. About Datasheet4U Contact Us Privacy Policy Purchase of parts