Download M14D2561616A-1.8BG2S Datasheet PDF
M14D2561616A-1.8BG2S page 2
Page 2
M14D2561616A-1.8BG2S page 3
Page 3

M14D2561616A-1.8BG2S Description

Auto Precharge BA0, BA1.

M14D2561616A-1.8BG2S Key Features

  • JEDEC Standard
  • VDD = 1.8V ± 0.1V, VDDQ = 1.8V ± 0.1V
  • Internal pipelined double-data-rate architecture; two data access per clock cycle
  • Bi-directional differential data strobe (DQS, DQS ); DQS can be disabled for single-ended data strobe operation
  • On-chip DLL
  • Differential clock inputs (CLK and CLK )
  • DLL aligns DQ and DQS transition with CLK transition
  • 1KB page size
  • Row address: A0 to A12
  • Column address: A0 to A8