Part M15T2G8256A-DEBG2R
Description 32M x 8 Bit x 8 Banks DDR3 SDRAM
Manufacturer Elite Semiconductor Microelectronics Technology
Size 7.37 MB
Elite Semiconductor Microelectronics Technology
M15T2G8256A-DEBG2R

Overview

The 2Gb Double-Data-Rate-3 (DDR3(L)) DRAM is double data rate architecture to achieve high-speed operation. It is internally configured as an eight-bank DRAM.

  • Interface and Power Supply ˗ SSTL_135: VDD/VDDQ = 1.35V(-0.067V/+0.1V) ˗ SSTL_15: VDD/VDDQ = 1.5V(±0.075V)
  • JEDEC DDR3(L) Compliant ˗ 8n Prefetch Architecture ˗ Differential Clock (CK/ CK ) and Data Strobe (DQS/ DQS ) ˗ Double-data rate on DQs, DQS and DM
  • Data Integrity ˗ Auto Refresh and Self Refresh Modes
  • Power Saving Mode ˗ Partial Array Self Refresh (PASR) ˗ Power Down Mode
  • Signal Integrity ˗ Configurable DS for system compatibility ˗ Configurable On-Die Termination ˗ ZQ Calibration for DS/ODT impedance accuracy via external ZQ pad (240 ohm ± 1%)