Download SI1039X Datasheet PDF
SI1039X page 2
Page 2
SI1039X page 3
Page 3

SI1039X Description

The attached spice model describes the typical of the p-channel vertical DMOS. The subcircuit model is extracted and optimized over the −55 to 125°C temperature ranges under the pulsed 0-V to 5-V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.