Download SI9430DY Datasheet PDF
SI9430DY page 2
Page 2
SI9430DY page 3
Page 3

SI9430DY Description

The attached spice model describes the typical of the p-channel vertical DMOS. The subcircuit model is extracted and optimized over the −55 to 125°C temperature ranges under the pulsed 0 to 5V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.