Datasheet4U Logo Datasheet4U.com

AS4C1G8D3LA - 8Gbit DDR3L SDRAM

AS4C1G8D3LA Description

Revision History 8Gbit DDR3L SDRAM 8 BANKS X 128Mbit X 8 - Dual Die Package (DDP) 78ball FBGA Package Revision Details Rev 1.0 Preliminary datasheet .
Pin CK, CK CKE CS ODT RAS, CAS, WE DM BA0 - BA2 A0 - A15 A10 / AP A12 / BC RESET DQ DQS, DQS NC Type Input Input Input Input Input Input Input Input.

AS4C1G8D3LA Features

* - Double-data-rate architecture; two data transfers per clock cycle - The high-speed data transfer is realized by the 8 bits prefetch pipe- lined architecture - Bi-directional differential data strobe (DQS and DQS) is transmitted/ received with data for capturing data at the receiver - DQS is edge-a

📥 Download Datasheet

Preview of AS4C1G8D3LA PDF
datasheet Preview Page 2 datasheet Preview Page 3

📁 Related Datasheet

  • AS4C1024 - 1M x 1 DRAM (Austin Semiconductor)
  • AS4C1259 - 256K x 1 DRAM (Austin Semiconductor)
  • AS4C1259883C - 256K x 1 DRAM (Austin Semiconductor)
  • AS4C1M16S - 1M x 16 bit Synchronous DRAM (Alliance Memory)
  • AS4C1M16S-C - 1M x 16 bit Synchronous DRAM (Alliance Memory)
  • AS4C1M16S-I - 1M x 16 bit Synchronous DRAM (Alliance Memory)
  • AS4C4067 - 64K x 4 DRAM (Austin Semiconductor)
  • AS4C4256 - (Austin Semiconductor)

📌 All Tags

Alliance Semiconductor AS4C1G8D3LA-like datasheet