Datasheet4U Logo Datasheet4U.com

HD74ACT112 - Dual JK Negative Edge-Triggered Flip-Flop

Datasheet Summary

Description

The HD74AC112/HD74ACT112

Features

  • individual J, K, Clock and asynchronous Set and Clear inputs to each flip-flop. When the clock goes High, the inputs are enabled and data will be accepted. The logic level of the J and K inputs may change when the clock is High and the bistable will perform according to the Truth Table as long as minimum setup and hold times are observed. Input data is transferred to the outputs on the falling edge of the clock pulse. Features.
  • Outputs Source/Sink 24 mA.
  • HD74ACT112 has TTL-Com.

📥 Download Datasheet

Datasheet preview – HD74ACT112

Datasheet Details

Part number HD74ACT112
Manufacturer Hitachi Semiconductor
File Size 59.65 KB
Description Dual JK Negative Edge-Triggered Flip-Flop
Datasheet download datasheet HD74ACT112 Datasheet
Additional preview pages of the HD74ACT112 datasheet.
Other Datasheets by Hitachi Semiconductor

Full PDF Text Transcription

Click to expand full text
HD74AC112/HD74ACT112 Dual JK Negative Edge-Triggered Flip-Flop Description The HD74AC112/HD74ACT112 features individual J, K, Clock and asynchronous Set and Clear inputs to each flip-flop. When the clock goes High, the inputs are enabled and data will be accepted. The logic level of the J and K inputs may change when the clock is High and the bistable will perform according to the Truth Table as long as minimum setup and hold times are observed. Input data is transferred to the outputs on the falling edge of the clock pulse.
Published: |