Description
Si53360/61/62/65 Data Sheet Low-Jitter, LVCMOS Fanout Clock Buffers with up to 12 outputs and Frequency Range from dc to 200 MHz The Si53360/61/62/65.
br>.
Features
* Low additive jitter: 120 fs rms
* Built-in LDOs for high PSRR performance
* Up to 12 LVCMOS Outputs from LVCMOS
inputs
* Frequency range: dc to 200 MHz
* Multiple configuration options
* Dual Bank option
* 2:1 Input MUX option
* RoHS
Applications
* The family utilizes Skyworks advanced CMOS technology to fanout clocks from dc to 200 MHz with guaranteed low additive jitter, low skew, and low propagation delay variability. Built-in LDOs deliver high PSRR performance and eliminates the need for external components simplifying low jitter clock di