Fairchild
7474 - Dual Positive-Edge-Triggered D-Type Flip-Flops
DM7474 Dual Positive-Edge-Triggered D-Type Flip-Flops with Preset, Clear and Complementary Outputs
September 1986 Revised July 2001
DM7474
Dual Posi
(90 views)
RFMD
RF5216 - Linear EDGE Transmit Module
RF5216
Quad-Band GSM, Linear EDGE Transmit Module with Fourteen High Linearity TRX Switch Ports
The RF5216 is a quad-band GSM/GPRS, linear EDGE transm
(59 views)
Fairchild Semiconductor
74LS73 - Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops
DM74LS73A Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs
August 1986 Revised March 2000
DM74LS73A Dua
(50 views)
Fairchild Semiconductor
74373 - 3-STATE Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops
DM74LS373 • DM74LS374 3-STATE Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops
April 1986 Revised March 2000
DM74LS373 • DM74LS374 3-S
(48 views)
Motorola
74LS73 - DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP
SN54/74LS73A DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP
The SN54LS / 74LS73A offers individual J, K, clear, and clock inputs. These dual flip-flops are
(40 views)
Fairchild Semiconductor
74LS73A - Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops
DM74LS73A Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs
August 1986 Revised March 2000
DM74LS73A Dua
(40 views)
Motorola
74LS74 - DUAL D-TYPE POSITIVE EDGE-TRIGGERED FLIP-FLOP
SN54/74LS74A DUAL D-TYPE POSITIVE EDGE-TRIGGERED FLIP-FLOP
The SN54 / 74LS74A dual edge-triggered flip-flop utilizes Schottky TTL circuitry to produce
(37 views)
Texas Instruments
74LS74 - Dual D-Type Positive-Edge-Triggered Flip-Flop
SN5474, SN54LS74A, SN54S74 SN7474. SN74LS74A, SN74S74 DUAL DĆTYPE POSITIVEĆEDGEĆTRIGGERED FLIPĆFLOPS WITH PRESET AND CLEAR
SDLS119 − DECEMBER 1983 − R
(37 views)
Texas Instruments
7474 - Dual D-Type Positive-Edge-Triggered Flip-Flops
SN5474, SN54LS74A, SN54S74 SN7474. SN74LS74A, SN74S74 DUAL DĆTYPE POSITIVEĆEDGEĆTRIGGERED FLIPĆFLOPS WITH PRESET AND CLEAR
SDLS119 − DECEMBER 1983 − R
(37 views)
Renesas
HD74LV374A - Octal Edge-Triggered D-type Flip-Flops
HD74LV374A
Octal Edge-Triggered D-type Flip-Flops with 3-state Outputs
REJ03D0332–0200Z (Previous ADE-205-275 (Z))
Rev.2.00 Jun. 25, 2004
Description
(36 views)
Fairchild Semiconductor
74LS74 - Dual Positive-Edge-Triggered D Flip-Flops
DM74LS74A Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear and Complementary Outputs
August 1986 Revised March 2000
DM74LS74A Dual Posit
(33 views)
MEDIATEK
MT6260A - GSM/GPRS/EDGE-RX SOC
MT6260A GSM/GPRS/EDGE-RX SOC Processor Technical Brief
Version:
1.1
Release date: 2013-03-19
© 2013 MediaTek Inc. This document contains informati
(33 views)
National Semiconductor
74LS74 - Dual Positive-Edge-Triggered D Flip-Flops
54LS74 DM54LS74A DM74LS74A Dual Positive-Edge-Triggered D Flip-Flops with Preset Clear and Complementary Outputs
June 1989
54LS74 DM54LS74A DM74LS74
(31 views)
Fairchild Semiconductor
74S112 - Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop
DM74S112 Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs
August 1986 Revised April 2000
DM74S1
(27 views)
Hitachi Semiconductor
74LS112 - Dual J-K Negative-edge-triggered Flip-Flops
19.20 20.00 Max 16 9 7.40 Max 6.30
Unit: mm
1 1.3
1.11 Max
8
0.51 Min
2.54 Min 5.06 Max
7.62
2.54 ± 0.25
0.48 ± 0.10
0.25 – 0.05 0° – 15°
Hit
(26 views)
Texas Instruments
SN7474 - Dual D-Type Positive-Edge Triggered Flip-Flops
SN5474, SN54LS74A, SN54S74 SN7474. SN74LS74A, SN74S74 DUAL DĆTYPE POSITIVEĆEDGEĆTRIGGERED FLIPĆFLOPS WITH PRESET AND CLEAR
SDLS119 − DECEMBER 1983 − R
(26 views)
Renesas
HD74LS74AP - Dual D-type Positive Edge-triggered Flip-Flops
Preliminary Datasheet
HD74LS74A
Dual D-type Positive Edge-triggered Flip-Flops (with Preset and Clear)
R04DS0012EJ0400 (Previous: REJ03D0415-0300)
R
(26 views)
MEDIATEK
MT6260 - GSM/GPRS/EDGE-RX SOC Processor Technical Brief
MT6260 GSM/GPRS/EDGE-RX SOC Processor Technical Brief (Draft)
Version: Release date:
0.10 2012-12-27
© 2012 MediaTek Inc. This document contains in
(24 views)
Hitachi Semiconductor
74LS74 - Dual D-type Positive Edge-triggered Flip-Flops
Unit: mm
19.20 20.32 Max 14 8 6.30 7.40 Max 1
2.39 Max
1.30
7 7.62
0.51 Min
2.54 Min 5.06 Max
2.54 ± 0.25
0.48 ± 0.10
0.25 – 0.05 0° – 15°
+ 0
(23 views)
Texas Instruments
74109 - Dual J-K Positive-Edge-Triggered Flip-Flops
www.ti.com
PACKAGE OPTION ADDENDUM
4-Dec-2021
PACKAGING INFORMATION
Orderable Device
Status Package Type Package Pins Package Eco Plan
(1)
Drawi
(23 views)