logo

M15T2G16128A Datasheet, ESMT

M15T2G16128A sdram equivalent, ddr3 sdram.

M15T2G16128A Avg. rating / M : 1.0 rating-17

datasheet Download

M15T2G16128A Datasheet

Features and benefits

and all of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the cross point of differential c.

Application

The chip is designed to comply with all key DDR3(L) DRAM key features and all of the control and address inputs are syn.

Description

The 2Gb Double-Data-Rate-3(L) (DDR3(L)) DRAM is double data rate architecture to achieve high-speed operation. It is internally configured as an eight bank DRAMs. The 2Gb chip is organized as 16Mbit x 16 I/Os x 8 bank devices. These synchronous devic.

Image gallery

M15T2G16128A Page 1 M15T2G16128A Page 2 M15T2G16128A Page 3

Since 2006. D4U Semicon.   |   Contact Us   |   Privacy Policy   |   Purchase of parts