Datasheet4U Logo Datasheet4U.com

S7L3236U2M Datasheet - NETSOL

S7L3236U2M - 1Mx36 & 2Mx18 DDRII+ CIO BL2 SRAM w/ ODT

The S7L3236U2M and S7L3218U2M are 37,748,736-bits DDR Common I/O Synchronous Pipelined Burst SRAMs.

They are organized as 1,048,576 words by 36bits for S7L3236U2M and 2,097,152 words by 18 bits for S7L3218U2M.

Address, data inputs, and all control signals are synchronized to the input clock (K or K)

SS77LL33223366UU22MM SS77LL33221188UU22MM 11MMxx3366 && 22MMxx1188 DDDDRRIIII++ CCIIOO BBLL22 SSRRAAMM ww// OODDTT 36Mb DDRII+ CIO BL2 w/ ODT SRAM Specification (2.5 Clock Read Latency) 165FBGA with Pb & Pb Free (ROHS Compliant) INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO NETSOL PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

NOTHING IN THIS DOCUMENT SHALL BE CONSTRUED AS GRANTING ANY LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IN

S7L3236U2M Features

* Key Parameters

* 1.8V+0.1V/-0.1V Power Supply.

* DLL circuitry for wide output data valid window and future fre- quency scaling.

* I/O Supply Voltage 1.5V+0.1V/-0.1V for 1.5V I/O, 1.8V+0.1V/-0.1V for 1.8V I/O.

* Pipelined, double-data rate operation.

* Commo

S7L3236U2M-NETSOL.pdf

Preview of S7L3236U2M PDF
S7L3236U2M Datasheet Preview Page 2 S7L3236U2M Datasheet Preview Page 3

Datasheet Details

Part number:

S7L3236U2M

Manufacturer:

NETSOL

File Size:

352.89 KB

Description:

1mx36 & 2mx18 ddrii+ cio bl2 sram w/ odt.

📁 Related Datasheet

📌 All Tags